Show simple item record

dc.contributor.advisorStine, James E., Jr.
dc.contributor.authorKurapati, Vijaya Chandra
dc.date.accessioned2014-04-17T20:08:50Z
dc.date.available2014-04-17T20:08:50Z
dc.date.issued2008-12-01
dc.identifier.urihttps://hdl.handle.net/11244/10233
dc.description.abstractDatapath is at the heart of the microprocessor whose performance is a key factor which determines the performance of the processor. Adders and multipliers are the key elements in the datapath which usually are a measure of the performance of the datapath. So, with scaling of MOS transistors down into the deep submicron regime, it is necessary to investigate the performance of these key elements at such small device sizes. This thesis focuses on investigating the performance of existing architectures of adders and multipliers in the submicron and deep submicron technologies at the physical implementation level. Also, an effort has been made to investigate the performance of pipelined implementations of these architectures. Verilog HDL instantiations of adders and multipliers that are available with the DesignWare Building Block IP of Synopsys have been utilized in this thesis. The entire process of the design right from synthesis of the design down to power analysis of the design has been carried out using various EDA tools and has been automated using scripts written in TCL.
dc.formatapplication/pdf
dc.languageen_US
dc.publisherOklahoma State University
dc.rightsCopyright is held by the author who has granted the Oklahoma State University Library the non-exclusive right to share this material in its institutional repository. Contact Digital Library Services at lib-dls@okstate.edu or 405-744-9161 for the permission policy on the use, reproduction or distribution of this material.
dc.titleAnalysis of IP Based Implementation of Adders and Multipliers in Submicron and Deep Submicron Technologies
dc.typetext
dc.contributor.committeeMemberJohnson, Louis G.
dc.contributor.committeeMemberSohoni, Sohum
osu.filenameKurapati_okstate_0664M_10122.pdf
osu.collegeEngineering, Architecture, and Technology
osu.accesstypeOpen Access
dc.description.departmentSchool of Electrical & Computer Engineering
dc.type.genreThesis


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record